-
-
Notifications
You must be signed in to change notification settings - Fork 290
/
core-cpu-cache.h
186 lines (159 loc) · 4.98 KB
/
core-cpu-cache.h
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
/*
* Copyright (C) 2022-2024 Colin Ian King
*
* This program is free software; you can redistribute it and/or
* modify it under the terms of the GNU General Public License
* as published by the Free Software Foundation; either version 2
* of the License, or (at your option) any later version.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program; if not, write to the Free Software
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
*
*/
#ifndef CORE_CPU_CACHE_H
#define CORE_CPU_CACHE_H
#include <stdarg.h>
#include "core-asm-ppc64.h"
#include "core-asm-riscv.h"
#include "core-asm-sparc.h"
#include "core-asm-x86.h"
#include "core-arch.h"
#include "core-cpu.h"
/* Cache types */
typedef enum stress_cache_type {
CACHE_TYPE_UNKNOWN = 0, /* Unknown type */
CACHE_TYPE_DATA, /* D$ */
CACHE_TYPE_INSTRUCTION, /* I$ */
CACHE_TYPE_UNIFIED, /* D$ + I$ */
} stress_cpu_cache_type_t;
/* CPU cache information */
typedef struct stress_cpu_cache {
uint64_t size; /* cache size in bytes */
uint32_t line_size; /* cache line size in bytes */
uint32_t ways; /* cache ways */
stress_cpu_cache_type_t type; /* cache type */
uint16_t level; /* cache level, L1, L2 etc */
uint8_t padding[2]; /* padding */
} stress_cpu_cache_t;
typedef struct stress_cpu {
stress_cpu_cache_t *caches; /* CPU cache data */
uint32_t num; /* CPU # number */
uint32_t cache_count; /* CPU cache # */
bool online; /* CPU online when true */
uint8_t padding[7]; /* padding */
} stress_cpu_cache_cpu_t;
typedef struct stress_cpus {
stress_cpu_cache_cpu_t *cpus; /* CPU data */
uint32_t count; /* CPU count */
uint8_t padding[4]; /* padding */
} stress_cpu_cache_cpus_t;
/* CPU cache helpers */
extern stress_cpu_cache_cpus_t *stress_cpu_cache_get_all_details(void);
extern uint16_t stress_cpu_cache_get_max_level(const stress_cpu_cache_cpus_t *cpus);
extern stress_cpu_cache_t *stress_cpu_cache_get(const stress_cpu_cache_cpus_t *cpus,
const uint16_t cache_level);
extern void stress_free_cpu_caches(stress_cpu_cache_cpus_t *cpus);
extern void stress_cpu_cache_get_llc_size(size_t *llc_size, size_t *cache_line_size);
extern void stress_cpu_cache_get_level_size(const uint16_t cache_level,
size_t *cache_size, size_t *cache_line_size);
/*
* cacheflush(2) cache options
*/
#ifdef ICACHE
#define SHIM_ICACHE (ICACHE)
#else
#define SHIM_ICACHE (1 << 0)
#endif
#ifdef DCACHE
#define SHIM_DCACHE (DCACHE)
#else
#define SHIM_DCACHE (1 << 1)
#endif
#if defined(STRESS_ARCH_X86) && \
defined(HAVE_ASM_X86_CLFLUSH)
typedef void (*shim_clflush_func_t)(volatile void *ptr);
static inline void ALWAYS_INLINE shim_clflush_select(volatile void *ptr);
static shim_clflush_func_t shim_clflush_func = shim_clflush_select;
static inline void ALWAYS_INLINE shim_clflush_op(volatile void *ptr)
{
stress_asm_x86_clflush(ptr);
}
static inline void ALWAYS_INLINE shim_clflush_nop(volatile void *ptr)
{
(void)ptr;
}
static inline void ALWAYS_INLINE shim_clflush_select(volatile void *ptr)
{
shim_clflush_func = stress_cpu_x86_has_clfsh() ? shim_clflush_op : shim_clflush_nop;
shim_clflush_func(ptr);
}
/*
* shim_clflush()
* flush a cache line
*/
static inline void ALWAYS_INLINE shim_clflush(volatile void *ptr)
{
shim_clflush_func(ptr);
}
#elif defined(DCACHE)
#define shim_clflush(ptr) shim_cacheflush((char *)ptr, 64, DCACHE)
#else
#define shim_clflush(ptr) do { } while (0) /* No-op */
#endif
#if !defined(HAVE_BUILTIN_PREFETCH) || defined(HAVE_COMPILER_PCC)
/* a fake prefetch var-args no-op */
static inline void shim_builtin_prefetch(const void *addr, ...)
{
va_list ap;
va_start(ap, addr);
va_end(ap);
}
#undef HAVE_BUILTIN_PREFETCH
#else
#define HAVE_BUILTIN_PREFETCH
#define shim_builtin_prefetch __builtin_prefetch
#endif
/*
* shim_mfence()
* serializing memory fence
*/
static inline void ALWAYS_INLINE shim_mfence(void)
{
#if defined(STRESS_ARCH_RISCV) && \
defined(HAVE_ASM_RISCV_FENCE) && \
!defined(HAVE_SHIM_MFENCE)
stress_asm_riscv_fence();
#define HAVE_SHIM_MFENCE
#endif
#if defined(STRESS_ARCH_X86) && \
defined(HAVE_ASM_X86_MFENCE) && \
!defined(HAVE_SHIM_MFENCE)
stress_asm_x86_mfence();
#define HAVE_SHIM_MFENCE
#endif
#if defined(STRESS_ARCH_PPC64) && \
defined(STRESS_ASM_PPC64_MSYNC) && \
!defined(HAVE_SHIM_MFENCE)
#define HAVE_SHIM_MFENCE
stress_asm_ppc64_msync();
#endif
#if defined(STRESS_ARCH_SPARC) && \
defined(HAVE_ASM_SPARC_MEMBAR) && \
!defined(HAVE_SHIM_MFENCE)
stress_asm_sparc_membar();
#define HAVE_SHIM_MFENCE
#endif
#if defined(HAVE_SYNC_SYNCHRONIZE) && \
!defined(HAVE_SHIM_MFENCE)
__sync_synchronize();
#define HAVE_SHIM_MFENCE
#endif
/* Other arches not yet implemented for older GCC flavours */
}
#endif