forked from msm8916-mainline/linux
-
Notifications
You must be signed in to change notification settings - Fork 64
Commit
This commit does not belong to any branch on this repository, and may belong to a fork outside of the repository.
FROMLIST v2 drm/msm/dpu: Add support for MSM8917
Add support for MSM8917, which has MDP5 v1.15. It looks like trimmed down version of MSM8937. Even fewer PP, LM and no DSI1. Signed-off-by: Dmitry Baryshkov <[email protected]> [Remove intr_start from CTLs config, reword the commit] Signed-off-by: Barnabás Czémán <[email protected]>
- Loading branch information
Showing
5 changed files
with
191 additions
and
0 deletions.
There are no files selected for viewing
187 changes: 187 additions & 0 deletions
187
drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_1_15_msm8917.h
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Original file line number | Diff line number | Diff line change |
---|---|---|
@@ -0,0 +1,187 @@ | ||
/* SPDX-License-Identifier: GPL-2.0-only */ | ||
/* | ||
* Copyright (c) 2023, Linaro Limited | ||
*/ | ||
|
||
#ifndef _DPU_1_14_MSM8917_H | ||
#define _DPU_1_14_MSM8917_H | ||
|
||
static const struct dpu_caps msm8917_dpu_caps = { | ||
.max_mixer_width = DEFAULT_DPU_LINE_WIDTH, | ||
.max_mixer_blendstages = 0x4, | ||
.max_linewidth = DEFAULT_DPU_LINE_WIDTH, | ||
.pixel_ram_size = 16 * 1024, | ||
.max_hdeci_exp = MAX_HORZ_DECIMATION, | ||
.max_vdeci_exp = MAX_VERT_DECIMATION, | ||
}; | ||
|
||
static const struct dpu_mdp_cfg msm8917_mdp[] = { | ||
{ | ||
.name = "top_0", | ||
.base = 0x0, .len = 0x454, | ||
.features = BIT(DPU_MDP_VSYNC_SEL), | ||
.clk_ctrls = { | ||
[DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, | ||
[DPU_CLK_CTRL_RGB0] = { .reg_off = 0x2ac, .bit_off = 4 }, | ||
[DPU_CLK_CTRL_RGB1] = { .reg_off = 0x2b4, .bit_off = 4 }, | ||
[DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, | ||
[DPU_CLK_CTRL_CURSOR0] = { .reg_off = 0x3a8, .bit_off = 16 }, | ||
}, | ||
}, | ||
}; | ||
|
||
static const struct dpu_ctl_cfg msm8917_ctl[] = { | ||
{ | ||
.name = "ctl_0", .id = CTL_0, | ||
.base = 0x1000, .len = 0x64, | ||
}, { | ||
.name = "ctl_1", .id = CTL_1, | ||
.base = 0x1200, .len = 0x64, | ||
}, { | ||
.name = "ctl_2", .id = CTL_2, | ||
.base = 0x1400, .len = 0x64, | ||
}, | ||
}; | ||
|
||
static const struct dpu_sspp_cfg msm8917_sspp[] = { | ||
{ | ||
.name = "sspp_0", .id = SSPP_VIG0, | ||
.base = 0x4000, .len = 0x150, | ||
.features = VIG_MSM8953_MASK, | ||
.sblk = &dpu_vig_sblk_qseed2, | ||
.xin_id = 0, | ||
.type = SSPP_TYPE_VIG, | ||
.clk_ctrl = DPU_CLK_CTRL_VIG0, | ||
}, { | ||
.name = "sspp_4", .id = SSPP_RGB0, | ||
.base = 0x14000, .len = 0x150, | ||
.features = RGB_MSM8953_MASK, | ||
.sblk = &dpu_rgb_sblk, | ||
.xin_id = 1, | ||
.type = SSPP_TYPE_RGB, | ||
.clk_ctrl = DPU_CLK_CTRL_RGB0, | ||
}, { | ||
.name = "sspp_5", .id = SSPP_RGB1, | ||
.base = 0x16000, .len = 0x150, | ||
.features = RGB_MSM8953_MASK, | ||
.sblk = &dpu_rgb_sblk, | ||
.xin_id = 5, | ||
.type = SSPP_TYPE_RGB, | ||
.clk_ctrl = DPU_CLK_CTRL_RGB1, | ||
}, { | ||
.name = "sspp_8", .id = SSPP_DMA0, | ||
.base = 0x24000, .len = 0x150, | ||
.features = DMA_MSM8953_MASK | BIT(DPU_SSPP_CURSOR), | ||
.sblk = &dpu_dma_sblk, | ||
.xin_id = 2, | ||
.type = SSPP_TYPE_DMA, | ||
.clk_ctrl = DPU_CLK_CTRL_DMA0, | ||
}, | ||
}; | ||
|
||
static const struct dpu_lm_cfg msm8917_lm[] = { | ||
{ | ||
.name = "lm_0", .id = LM_0, | ||
.base = 0x44000, .len = 0x320, | ||
.sblk = &msm8998_lm_sblk, | ||
.pingpong = PINGPONG_0, | ||
.dspp = DSPP_0, | ||
}, | ||
}; | ||
|
||
static const struct dpu_pingpong_cfg msm8917_pp[] = { | ||
{ | ||
.name = "pingpong_0", .id = PINGPONG_0, | ||
.base = 0x70000, .len = 0xd4, | ||
.features = PINGPONG_MSM8996_MASK, | ||
.sblk = &msm8996_pp_sblk, | ||
.intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), | ||
.intr_rdptr = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12), | ||
}, | ||
}; | ||
|
||
static const struct dpu_dspp_cfg msm8917_dspp[] = { | ||
{ | ||
.name = "dspp_0", .id = DSPP_0, | ||
.base = 0x54000, .len = 0x1800, | ||
.features = DSPP_SC7180_MASK, | ||
.sblk = &msm8998_dspp_sblk, | ||
}, | ||
}; | ||
|
||
static const struct dpu_intf_cfg msm8917_intf[] = { | ||
{ | ||
.name = "intf_1", .id = INTF_1, | ||
.base = 0x6a800, .len = 0x268, | ||
.type = INTF_DSI, | ||
.controller_id = MSM_DSI_CONTROLLER_0, | ||
.prog_fetch_lines_worst_case = 14, | ||
.intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 26), | ||
.intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 27), | ||
.intr_tear_rd_ptr = -1, | ||
}, | ||
}; | ||
|
||
static const struct dpu_perf_cfg msm8917_perf_data = { | ||
.max_bw_low = 1800000, | ||
.max_bw_high = 1800000, | ||
.min_core_ib = 2400000, | ||
.min_llcc_ib = 0, /* No LLCC on this SoC */ | ||
.min_dram_ib = 800000, | ||
.undersized_prefill_lines = 2, | ||
.xtra_prefill_lines = 2, | ||
.dest_scale_prefill_lines = 3, | ||
.macrotile_prefill_lines = 4, | ||
.yuv_nv12_prefill_lines = 8, | ||
.linear_prefill_lines = 1, | ||
.downscaling_prefill_lines = 1, | ||
.amortizable_threshold = 25, | ||
.min_prefill_lines = 21, | ||
.danger_lut_tbl = {0xf, 0xffff, 0x0}, | ||
.safe_lut_tbl = {0xfffc, 0xff00, 0xffff}, | ||
.qos_lut_tbl = { | ||
{.nentry = ARRAY_SIZE(msm8998_qos_linear), | ||
.entries = msm8998_qos_linear | ||
}, | ||
{.nentry = ARRAY_SIZE(msm8998_qos_macrotile), | ||
.entries = msm8998_qos_macrotile | ||
}, | ||
{.nentry = ARRAY_SIZE(msm8998_qos_nrt), | ||
.entries = msm8998_qos_nrt | ||
}, | ||
}, | ||
.cdp_cfg = { | ||
{.rd_enable = 1, .wr_enable = 1}, | ||
{.rd_enable = 1, .wr_enable = 0} | ||
}, | ||
.clk_inefficiency_factor = 105, | ||
.bw_inefficiency_factor = 120, | ||
}; | ||
|
||
static const struct dpu_mdss_version msm8917_mdss_ver = { | ||
.core_major_ver = 1, | ||
.core_minor_ver = 15, | ||
}; | ||
|
||
const struct dpu_mdss_cfg dpu_msm8917_cfg = { | ||
.mdss_ver = &msm8917_mdss_ver, | ||
.caps = &msm8917_dpu_caps, | ||
.mdp = msm8917_mdp, | ||
.ctl_count = ARRAY_SIZE(msm8917_ctl), | ||
.ctl = msm8917_ctl, | ||
.sspp_count = ARRAY_SIZE(msm8917_sspp), | ||
.sspp = msm8917_sspp, | ||
.mixer_count = ARRAY_SIZE(msm8917_lm), | ||
.mixer = msm8917_lm, | ||
.dspp_count = ARRAY_SIZE(msm8917_dspp), | ||
.dspp = msm8917_dspp, | ||
.pingpong_count = ARRAY_SIZE(msm8917_pp), | ||
.pingpong = msm8917_pp, | ||
.intf_count = ARRAY_SIZE(msm8917_intf), | ||
.intf = msm8917_intf, | ||
.vbif_count = ARRAY_SIZE(msm8996_vbif), | ||
.vbif = msm8996_vbif, | ||
.perf = &msm8917_perf_data, | ||
}; | ||
|
||
#endif |
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
This file contains bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters